集成电路技术分享

 找回密码
 我要注册

QQ登录

只需一步,快速开始

搜索
查看: 3577|回复: 0

我用的是ise11.1版本,时序仿真不出现结果,不知道是为什么啊?

[复制链接]
ccs 发表于 2010-5-14 21:42:39 | 显示全部楼层 |阅读模式
本帖最后由 fpgaw 于 2010-11-19 17:55 编辑

我是带着问题来的 想请高手们指点啊。

我用的是ise11.1版本,芯片是xilinx spartan3an系列的 xc3s700an,在时序约束后出现下面的warning,时序仿真不出现结果,不知道是为什么啊?

具体如下:

WARNINGhysDesignRules:372 - Gated clock. Clock net adc_OBUF is sourced by a combinatorial pin. This is not good design practice. Use the CE pin to control the loading of data into the flip-flop.
WARNING:Timing:3175 - clk does not clock data to cp
WARNING:Timing:3225 - Timing constraint COMP "cp" OFFSET = OUT 1000 ns AFTER COMP "clk" REFERENCE_PIN BEL "adc"; ignored
   during timing analysis
WARNING:Timing:3224 - The clock clk associated with OFFSET = OUT 13 ns AFTER COMP "clk"; does not clock any registered
   output components.
WARNING:Timing:3225 - Timing constraint OFFSET = OUT 13 ns AFTER COMP "clk"; ignored during timing analysis
WARNING:Timing:3224 - The clock clk associated with TIMEGRP "grp_ado" OFFSET = OUT 1000 ns AFTER COMP "clk"
   REFERENCE_PIN BEL        "adc" "RISING"; does not clock any registered output components.
WARNING:Timing:3225 - Timing constraint TIMEGRP "grp_ado" OFFSET = OUT 1000 ns AFTER COMP "clk" REFERENCE_PIN BEL      
   "adc" "RISING"; ignored during timing analysis
WARNING:Route:455 - CLK Net:adc_OBUF may have excessive skew because     1 CLK pins and 1 NON_CLK pins failed to route using a CLK template.
WARNING:Timing:3175 - clk does not clock data to cp
WARNING:Timing:3225 - Timing constraint COMP "cp" OFFSET = OUT 1000 ns AFTER
   COMP "clk" REFERENCE_PIN BEL "adc"; ignored during timing analysis
WARNING:Timing:3224 - The clock clk associated with OFFSET = OUT 13 ns AFTER COMP "clk"; does not clock any registered output components.
WARNING:Timing:3225 - Timing constraint OFFSET = OUT 13 ns AFTER COMP "clk";
   ignored during timing analysis
WARNING:Timing:3224 - The clock clk associated with TIMEGRP "grp_ado" OFFSET =
   OUT 1000 ns AFTER COMP "clk" REFERENCE_PIN BEL        "adc" "RISING"; does
   not clock any registered output components.
WARNING:Timing:3225 - Timing constraint TIMEGRP "grp_ado" OFFSET = OUT 1000 ns
   AFTER COMP "clk" REFERENCE_PIN BEL        "adc" "RISING"; ignored during
   timing analysis
您需要登录后才可以回帖 登录 | 我要注册

本版积分规则

关闭

站长推荐上一条 /1 下一条

QQ|小黑屋|手机版|Archiver|fpga论坛|fpga设计论坛 ( 京ICP备20003123号-1 )

GMT+8, 2024-12-23 23:54 , Processed in 0.058467 second(s), 23 queries .

Powered by Discuz! X3.4

© 2001-2023 Discuz! Team.

快速回复 返回顶部 返回列表