布局布线时出现以下错误,担心skew,不想忽略,问问各位大虾小虾有没有好的解决办法: 多谢!
ERRORlace:1018 - A clock IOB / clock component pair have been found that are not placed at an optimal clock IOB /
clock site pair. The clock component <MII_RXCLK_0_BUFGP/BUFG> is placed at site <BUFGMUX_X1Y11>. The IO component
<MII_RXCLK_0> is placed at site <AD196>. This will not allow the use of the fast path between the IO and the Clock
buffer. If this sub optimal condition is acceptable for this design, you may use the CLOCK_DEDICATED_ROUTE constraint
in the .ucf file to demote this message to a WARNING and allow your design to continue. However, the use of this
override is highly discouraged as it may lead to very poor timing results. It is recommended that this error
condition be corrected in the design. A list of all the COMP.PINs used in this clock placement rule is listed below.
These examples can be used directly in the .ucf file to override this clock rule.
< NET "MII_RXCLK_0" CLOCK_DEDICATED_ROUTE = FALSE; >